## 3 ( Inclusion, C & L)

Locality of Reference! - 9+ 1/1 a program behavior which develop memory Hierarhy.

- -> Memory references are generated by the CPV for either instruction or data accept.
- -) There accepted tend to be clustered in certain vegions in time, space, and ondering.
- Most program act in favor of certain portion of their address space at any time window.
- Hennelly & Patterson pointed out a 90-10 will. wears that a to a typical program may speed 90% of its execution time of only 10% of the code.



## 4- (Inclusion, CSL)

Temporal! - Recently referenced items are likely

to be referenced again in the near future.

It often caused by special programmity

constructs

- Loop

- Procest stack

temporal variable

Sub-noutines

spatial! The tendency for a process to access items whose addresses are rear one another.

I operation on tables or array involve accesses of a certain clustered are area in address space so or and macros

sequential!. In typical programs, the execution follow a sequential order when branch instructions (neated out-of-order execution

## 5 (inclusion, C&L)

-> Sequestiality in program behavior also costibuted of the spatial locality.

Instruction (sequentially coded) and array elements on often stored in adjacent location.

- -) Each type of locality affects he delight
- -> Prefetch techniques are nearly affected by the locality properties.





Physical Address Cache! - when a cache is accepted with a physical hemony addressed



indexed or tagged with vintual Address



C. M (3

Divice + Allociated Sel - Alsociative

Diviect Mapping

Block Frame

Block\_France; < Block; % # Black\_Frames

Block Size = Block-France Size.

Block size is 4 word.

Mean that each woon block will have a four wound wound. It neguin 2 bit to address each wound

-> Now care size in 16 woord. So # Block-Franks are 4. So it also Require 2 bit to address each Block-trans. C. M (3)

Mark Memory size M 32 would. So # Blocks are 8 and to tall bits required to accept each Black are it 3 bit 0 B-Fo 2 3 4 B-FI 5 6 7 8 B-F2 9 10 11 12 B-F3
4 bit to address 13 14 15 BF w bit for each Adda 5 B 2 2. 2 Mapping Arrangement B-(B-F) B-F W